# Transfer Characteristics and High Frequency Modeling of Logic Gates Using Carbon Nanotube Field Effect **Transistors (CNT-FETs)**

Jose M. Marulanda Department of Electrical & Computer Engineering Louisiana State University +1 (225) 620-5059 imarul1@lsu.edu

Ashok Srivastava Department of Electrical & Computer Engineering Louisiana State University Baton Rouge, LA 70803-5901 U.S.A. Baton Rouge, LA 70803-5901 U.S.A. +1 (225) 578-5622 ashok@ece.lsu.edu

Ashwani K. Sharma **Electronics Foundations Group** AFRL/VSSE 3550 Aberdeen Avenue SE Kirtland AFB, NM 87117 U.S.A. +1 (505) 846-0165 ashwani.sharma@kirtland.af.mil

### **ABSTRACT**

In the present work, current model equations from an analytical model for carbon nanotube field effect transistors are utilized to calculate the transfer characteristics of different logic gates such as inverters, NAND gates, and NOR gates. A small signal model has been implemented and the necessary parameters have been calculated to describe the high frequency response for these logic gates. Results show that how different diameters and wrapping angles of carbon nanotubes, determined by the chiral vector (n,m), can change the transfer characteristics, small signal parameters, and high frequency response for devices based on carbon nanotubes.

# **Categories & Subject Descriptors**

B.7.1 Types and Design Styles, Advanced technologies; VLSI (very large scale integration)

## **General Terms**

Design

# **Keywords**

Carbon nanotubes, transfer characteristics, cut-off frequency, small signal model, CNT-logic.

# 1. INTRODUCTION

Since carbon nanotubes were firstly discovered in 1991 [1], the research and study of these cylindrical materials has been outstanding [2,3]. Carbon nanotubes are 1D graphene sheets rolled into a tubular form [4,5] with electronic properties being predicted by their diameter and wrapping angle [6-8]. Many applications have been proposed over the past decade including nanometer-sized semiconductor devices [9-11]. The first carbon nanotube field effect transistor was fabricated in 1998 [4,12]. These first CNT-FETs showed a Schottky barrier phenomena,

Copyright 2007 Association for Computing Machinery. ACM acknowledges that this contribution was authored or co-authored by an employee, contractor or affiliate of the U.S. Government. As such, the Government retains a nonexclusive, royalty-free right to publish or reproduce this article, or to allow others to do so, for Government

SBCCI'07, September 3-6, 2007, Rio de Janeiro, Brazil. Copyright 2007 ACM 978-1-59593-816-9/07/0009...\$5.00.

resembling Schottky diode characteristics at the electrode contacts [13-15], a fact that had been a real disadvantage since MOSFETs do not show these Schottky barriers [16,17]. However, latter CNT-FETs fabricated in 2004 [18,19] did not show any of this barrier characteristic, which was achieved by changing the electrode material at the source and drain ends. These successful accomplishments have brought carbon nanotube based technology closer to replacing current CMOS technology especially at the end of Moore's law in sight [20-22]. Models for carbon nanotube field effect transistors (CNT-FETs) have already been implemented, including the current transport models by Raychowdhury, John, and Guo [23-25] and the high frequency small signal models by Burke and Castro [26-30]. Logic gates using CNT-FETs have also been fabricated [31-33] and their transfer characteristics have been presented [32-35]. In the current work, our previously calculated models [36] for the current transport and small signal models for the high frequency response have been utilized to present the transfer characteristics of different logic gates and analyze their high frequency response.

# 2. CNT-FET DEVICE

## 2.1 N-Type and P-Type

Although the computer simulations performed in this work were done using intrinsic carbon nanotubes, CNT-FETs work under the same conditions as CMOS [20] and therefore, can be classified as n-type and p-type transistors [19]. Figure 1 shows the basic cross sectional view of a CNT-FET.



Figure 1. Intrinsic cross sectional view of a CNT-FET.

Even though the equations described in this section are for n-type transistors, the same equations can be applied for p-type transistors by changing the respective parameters.

The current model equation for CNT-FETs is described as:

$$I_{ds} = \beta \left[ f(\psi_{cnt}(L), V_{gs}) - f(\psi_{cnt}(0), V_{gs}) \right]$$

$$\tag{1}$$

where  $f(\psi_{cm}(x), V_{gs}) = (V_{gs} + V_{sb} - V_{fb} + \frac{KT}{q})\psi_{cm}(x) - \frac{1}{2}\psi_{cm}^2(x)$  and  $\beta = \frac{\mu C_{cs}}{L^2}$ . L is the gate length,  $\mu$  is the mobility, K is Boltzmann's constant, T is temperature,  $V_{fb}$  is the flat band voltage given by

$$V_{fb} = \phi_{ms} - \frac{Q'_{01}}{C'_{ox1}} - (Q'_{02} + Q'_{subs}) \left( \frac{1}{C'_{ox1}} + \frac{1}{C'_{ox2}} \right), \tag{2}$$

where  $\varphi_{ms}$  is the sum of the contact potential between the gate and the substrate, and  $C_{ox}$  is the gate oxide capacitance given by [37.38]

$$C_{ox} = \frac{2\pi\varepsilon_{ox}L}{\ln\left(\frac{T_{ox} + r + \sqrt{T_{ox}^2 + 2T_{ox}r}}{r}\right)},$$
(3)

where  $T_{ox}$  is the thickness oxide, r is the carbon nanotube radius and  $e_{ox}$  is the permittivity constant.

Equation (1) can be used given that the transistor has turned on, i.e. the carbon nanotube has become significantly conductive, this condition is defined numerically as the threshold voltage as,

$$V_{gb} \ge V_{sb} + V_{fb} + \frac{E_c}{q} - \frac{KT}{q} - \frac{(I)e^{-1}}{Slope},$$
 (4)

where I is an integral specific of each carbon nanotube defined by

$$I = \frac{1}{\sqrt{KT}} \left[ \sqrt{\frac{E_c}{2}} + \int_{0^+}^{\frac{\kappa E_c}{kT}} \frac{KTx + E_c}{\sqrt{x(KTx + 2E_c)}} e^{-x} dx \right], \tag{5}$$

where  $E_c$  is the energy conduction band minimum, this integral is computed using numerical integration.

Once the voltage in Eq. (4), known as the threshold voltage, has been applied at the gate,  $\psi_{cnt}(0)$  is the channel potential at the source end, given by

$$\psi_{cnt}(0) = \frac{V_{gb} - \Delta I e^{-1} - V_{fb} + \Delta Slope \left(V_{sb} + \frac{E_s}{q} - \frac{KT}{q}\right)}{1 + \Delta Slope}$$

$$\tag{6}$$

and  $\psi_{cnt}(L)$  is the channel potential at the drain end, found using two regions of operation depending on the drain to source voltage,  $V_{ds}$ . These two regions are: a linear region, for  $V_{ds} \leq V_{gs} - V_{fb} - \frac{E_s}{q} + \frac{kT}{q} + \frac{(f)e^{-1}}{Slope}$ , and a saturation region, otherwise.

The equations are defined as follows:

Linear Region

$$\psi_{cnt}(L) = \frac{V_{gb} - \Delta I e^{-1} - V_{fb} + \Delta Slope(V_{ds} + V_{sb} + \frac{E_{c}}{q} - \frac{KT}{q})}{1 + \Delta Slope}$$
(7)

• Saturation Region

$$\psi_{cnt}(L) = V_{ob} - V_{fb} \tag{8}$$

where  $Slope = \frac{\sqrt{\frac{2E_{\epsilon}}{KT} + 1} - Ie^{-1}}{\frac{2KT}{q}}$ .

# 3. TRANSFER CHARACTERISTICS

Using Eqs. (1) – (8), two different carbon nanotubes have been used to simulate the transfer characteristics of a NAND gate, a NOR gate (Figure 2) and an inverter using MATLAB software capabilities. Figures 3 and 4 show the transfer characteristics for these logic gates.



Figure 2. (a) NAND gate configuration and (b) NOR gate configuration.



Figure 3. Transfer characteristics of a NAND gate using (5,3)



Figure 4. Transfer characteristics of a NOR gate using (7,3)

### 4. SMALL SIGNAL MODEL

## 4.1 Resistance Model

The total resistance of a conductive carbon nanotube is given by [26,39] and can be split in two parts, the contact and the channel resistances are described as follows.

$$R = \frac{h}{4e^2} \frac{\lambda + L}{\lambda} = \frac{h}{4e^2} + \frac{h}{4e^2} \frac{L}{\lambda} = R_c + R_{ch},$$
 (9)

where h is Planck's constant, e is the charge of an electron, and  $\lambda$  is the mean free path for electrons inside the carbon nanotube [40].

The contact resistance can be further divided in two equal parts corresponding to the drain and source resistances as,  $R_s = R_d = \frac{R_c}{2} = \frac{h}{8e^2}$ , and the channel resistance,  $R_{ch}$ , corresponds

to the drain to source resistance  $R_{ds}$ .

## 4.2 Capacitance Model

There are three type of capacitances in a CNT-FET [26,27], the parasitic capacitances ( $C_{par,gs}$  and  $C_{par,gd}$ ), the oxide capacitances ( $C_{oxI}$  and  $C_{ox2}$ ), and the quantum capacitance ( $C_Q$ ). The parasitic and oxide capacitances are both due to geometry and fabrication processes, and the quantum capacitance is due to the transport phenomena in the carbon nanotube.

The parasitic capacitance is given by [41,42]

$$C_{par} = C_{par,gs} = C_{par,gd} = \frac{\varepsilon_o \varepsilon_{ox} W}{\pi/2} \ln(1 + T_{poly} / T_{ox}), \tag{10}$$

where W is the width of the gate,  $T_{poly}$  is the thickness of the gate material.

The oxide capacitance can be found using Eq. (3) and the quantum capacitance is found as [27,43]

$$C_o = (e^2 2L)/(hv_E),$$
 (11)

where  $V_F$  is the Fermi velocity of electrons in nanotubes.

The gate to source capacitance (excluding the parasitic) is a serial combination of the oxide capacitance and quantum capacitance [27] as follows:

$$C_{gs} = \left( \left( 4C_O \right)^{-1} + \left( C_{ox1} \right)^{-1} \right)^{-1}, \tag{12}$$

Because of the particular band structure of carbon nanotubes, a carbon nanotube has four possible conductive channels [5,8]. These four channels are modeled by four quantum capacitances in a parallel combination, hence the number four next to the  $C_Q$  in Eq. (12). Figure 5 shows the small signal model of a CNT-FET [28-30].



Figure 5. Small signal model of a CNT-FET.

Table 1 shows the values necessary for the small signal model of Figure 5. These parameters have been calculated using Eqs. (1) –

(12), for  $Q_{01}$ =0,  $Q_{02}$ =0,  $\varphi_{ms}$ =0, L=50  $\mu m$ ,  $T_{ox1}$ =40 nm, and  $T_{ox2}$ =400 nm.

Table 1. Small signal parameters for different CNTs.

| (n,m)  | $g_{m}\left(\mu S\right)$ | $R_{ds}\left(K\right)$ | $C_{gs}$ (aF) |
|--------|---------------------------|------------------------|---------------|
| (3,1)  | 110.712                   | 132.304                | 0.905         |
| (3,2)  | 130.307                   | 155.073                | 0.920         |
| (4,2)  | 142.419                   | 163.271                | 0.935         |
| (4,3)  | 152.060                   | 173.949                | 0.946         |
| (5,1)  | 147.573                   | 170.990                | 0.939         |
| (5,3)  | 160.487                   | 178.877                | 0.958         |
| (6,1)  | 157.014                   | 173.776                | 0.952         |
| (7,3)  | 173.377                   | 190.281                | 0.978         |
| (9,2)  | 180.755                   | 194.566                | 0.990         |
| (11,3) | 191.188                   | 199.610                | 1.011         |

# 5. CUT OFF FREQUENCY

The cut-off frequency of a CNT-FET can be analytically examined from Figure 5 as [26,44]:

$$f_{T} = \frac{1}{2\pi} \frac{g_{m}}{\left[C_{gs} \left(1 + R_{c} g_{ds}\right) + C_{par} \left(2 + 2R_{c} g_{ds} + R_{c} g_{m}\right)\right]}.$$
 (13)

In order to calculate the cut-off frequency for a CNT-FET, the transistor is taken to be in saturation, a value of  $V_{gs}$  is chosen and  $g_m$ ,  $R_{ds}$ , and  $V_{ds}$  are calculated accordingly. Figure 6 shows the plot of the cut-off frequency using Eq. (13).



Figure 6. Plot of the Cut-off frequency,  $f_T$  vs the transconductance,  $g_m$ .

Table 2 shows the cut-off frequencies for different devices based on CNTs using SPICE with the parameters in Table 1.

Table 2. Cut-off frequencies for different CNTs.

| (n,m)  | CNT-FET<br>f <sub>T</sub> (GHz) | Inverter f <sub>T</sub> (GHz) | NAND<br>f <sub>T</sub> (GHz) | NOR<br>f <sub>T</sub> (GHz) |
|--------|---------------------------------|-------------------------------|------------------------------|-----------------------------|
| (3,1)  | 538.760                         | 476.502                       | 347.023                      | 347.478                     |
| (3,2)  | 614.519                         | 536.402                       | 388.764                      | 389.448                     |
| (4,2)  | 656.305                         | 570.369                       | 413.611                      | 412.297                     |
| (4,3)  | 688.743                         | 595.940                       | 431.052                      | 430.781                     |
| (5,1)  | 673.804                         | 583.014                       | 422.241                      | 423.290                     |
| (5,3)  | 716.472                         | 614.519                       | 444.613                      | 446.164                     |
| (6,1)  | 704.012                         | 606.487                       | 440.046                      | 440.332                     |
| (7,3)  | 755.188                         | 644.892                       | 465.759                      | 466.166                     |
| (9,2)  | 778.732                         | 662.087                       | 477.939                      | 478.596                     |
| (11,3) | 806.539                         | 682.728                       | 492.975                      | 493.517                     |

## 6. CONCLUSION

Transfer characteristics of different logic gates and their high frequency response have been calculated using existing analytical models for the current transport in CNT-FETs. Cut-off frequencies were also presented showing values in the upper GHz range. The results presented in this work provide designers with a better understanding of carbon nanotubes and their potential in a wide range of applications on integrated circuits.

## 7. ACKNOWLEDGMENT

Authors Marulanda and Srivastava thankfully acknowledge support in part from US Air Force Research Laboratory under US Air Force Contract #FA9401-06-P-0231.

#### 8. REFERENCES

- [1] Iijima, S. "Helical microtubules of graphitic carbon," *Nature*, Vol. 354, No. 6348, pp. 56-58, November 1991.
- [2] Cui, Y., Wei, Q., Park, H., and Lieber, C. "Nanowire Nanosensors for Highly Sensitive and Selective Detection of Biological and Chemical species," Science, Vol. 293, August 17, 2001.
- [3] Avouris, Ph., Appenzeller, J., Martel, R., and Wind, S. J. "Carbon nanotube electronics," *Proceedings of the IEEE*, Vol. 91, No. 11, November 2003.
- [4] Martel, R., Schmidt, T., Shea, H. R., Hertel, T., and Avouris, Ph. "Single and multi wall carbon nanotube field effect transistors," *Appl. Phys. Letts.*, Vol. 73, No. 17, pp. 2447-2449, October 26, 1998.
- [5] Dresselhaus, M. S., Dresselhaus, G., and Avouris, Ph. Carbon Nanotube: Synthesis, Properties, Structure, and Applications, Springer Verlag, 2001.
- [6] Wildoer, J., Venema, L., Rinzler, A., Smalley, R., and Dekker, C. "Electronic structure of atomically resolved carbon nanotubes," *Nature*, Vol. 391, No 6662, pp. 59-62, January 1998.
- [7] Loiseau, A., Launois, P., Petit, P., Roche, S., Salvetat, J. P. Understanding Carbon Nanotubes, Springer, Berlin Heidelberg, 2006.
- [8] Tanaka, K., Yamabe, T., and Fukui, K. The Science and Technology of Carbon Nanotubes, Elsevier, Amsterdam, 1999.
- [9] Nosho, Y., Ohno, Y., Kishimoto, S., and Mizutani, T. "N-type carbon nanotube field-effect transistors fabricated by using Ca contact electrodes," *Appl. Phys. Letts.*, Vol. 86, No. 7, p. 073105, February 2005.
- [10] Zhou, X., Park, J. Y., Huan, S., Liu, J., and McEuen, P. "Band structure, phonon scattering, and the performance limit of single-walled carbon nanotube transistors" Phys. Rev. Letts., Vol. 95, pp. 1468051, September 2005.
- [11] Baughman, R. H., Zakhidov, A. A., and de Heer, W. A. "Carbon nanotubes the route toward applications," *Science*, Vol. 297, No. 5582, pp. 787-792, August 2002.
- [12] Tans, S. J., Vershueren, A. R. M., and Dekker, C. "Room-temperature transistor based on a single carbon nanotube," *Nature*, Vol. 393, pp. 49-52, May 1998.
- [13] Heinze, S., Tersoff, J., Martel, R., Derycke, V., Appenzeller, J., and Avouris, Ph. "Carbon nanotubes as Schottky barrier transistors," *Phys. Rev. Letts.*, Vol. 89, No. 10, p.106801, September 2, 2002.

- [14] Guo, J. "A numerical study of scaling issues for Schottky Barrier Carbon Nanotube Transistors," *IEEE Trans. Electron Devices*, Vol. 51, Issue 2; February 2004.
- [15] Javey, A., Guo, J., Wang, Q., Lundstron, M., and Dai, H. "Ballistic carbon nanotube field effect transistors," *Nature*, Vol. 424, August 2003.
- [16] Tsividis, Y. Operation and Modeling of the MOS transistor, McGraw-Hill, Second Edition, Singapore 1999.
- [17] Antognetti, P., and Massobrio, G. Semiconductor Device Modeling with SPICE, McGraw-Hill, Singapore 1988.
- [18] Nosho, Y., Ohno, Y., Kishimoto, S., and Mizutani, T. "N-type carbon nanotube field-effect transistors fabricated by using Ca contact electrodes," *Appl. Phys. Letts.*, Vol. 86, No. 7, p. 073105, February 2005.
- [19] Javey, A., Wang, Q., Kim, W., and Dai, H. "Advancements in complementary carbon nanotube field-effect transistors," *IEDM Technical Digest*, pp. 31.2.1-31.2.4, December 2003.
- [20] Wong, H. S. P. "Field effect transistors From silicon MOSFETs to carbon nanotube FETs," 23<sup>rd</sup> International Conference on Microelectronics, MIEL, Vol. 1, pp. 103-107, 2002.
- [21] Guo, J., Datta, S., Lundstrom, M., Brink, M., McEuen, P., Javey, A., Dai, H., Kim, H., and McIntyre, P. "Assessment of silicon MOS and carbon nanotube FET performance limits using a general theory of ballistic transistors," *IEDM Technical Digest*, pp. 29.3.1-29.3.4, December 2002.
- [22] Wind, S. J., Appenzeller, J., Martel, R., Derycke, V., and Avouris, Ph. "Vertical scaling of carbon nanotube field-effect transistors using top gate electrodes," *Appl. Phys. Letts.*, Vol. 80, Issue 20, 3817-3819, May 2002.
- [23] Raychowdhury, A., Mukhopadhyay, S., and Roy, K. "A circuit-compatible model of ballistic carbon nanotube field effect transistors," *IEEE Trans. on Computer-Aided Design* of Integrated Circuits and Systems, Vol. 23, No. 10, October 2004.
- [24] John, D. L., Castro, L. C., Clifford, J. P., and Pulfrey, D. L. "Electrostatic of coaxial Schottky barrier nanotube field effect transistors," IEEE Trans on Nanotechonology, Vol. 2, pp. 175-180, 2003.
- [25] Guo, J., Goasguen, S., Lundstrom, M., and Datta, S. "Metal-insulator-semiconductor electrostatics of carbon nanotubes," *Appl. Phys. Letts.*, Vol. 81, No. 8, pp. 1486-1488, August 2002.
- [26] Burke, P. J. "AC performance of nanoelectronics: towards a ballisitic THz nanotube transistor," *Solid-State Electronics*, Vol. 48, pp.1981-1986, 2004.
- [27] Burke, P. J. "An RF Circuit Model for Carbon Nanotubes," IEEE Trans. on Nanotechnology, Vol. 2, No. 1, March 2003.
- [28] Castro, L. C., Pulfrey, D. L., and John, D. L. "High-frequency Capability of Schottky-Barrier Carbon Nanotube FETs," Solid-State Phenomena, Vol. 121-123, pp. 693-696, 2007.
- [29] Castro, L. C., and Pulfrey, D. L. "Extrapolated fmax for Carbon Nanotube FETs," Nanotechnology, vol. 17, pp. 300-304, 2006.
- [30] Pulfrey, D. L., John, D. L., and Castro, L. C. "Carbon Nanotube Field-Effect Transistors: AC Performance Capabilities," Proc. 13th Intl. Workshop Phys. Semiconductor Dev., Delhi, pp. 7-13, 2005.

- [31] Javey, A., Wang, Q., Ural, A., Li, Y., and Dai, H. "Carbon nanotube transistors arrays for multistage complementary logic and ring oscillators," *Nano Letts.*, Vol. 2, No. 9, pp. 929-932, July 2002.
- [32] Derycke, V., Martel, R., Appenzeller, J., and Avouris, Ph. "Carbon nanotube inter- and intramolecular logic gates," *Nano Letts.*, Vol. 1, No. 9, pp. 453-456, September 2001.
- [33] Javey, A., Kim, H., Brink, M., Wang, Q., Ural, A., Guo, J., Mcientyre, P., McEuen, P., Lundtrom, M., and Dai, H. "High dielectrics for advanced carbon nanotube transistors and logic gates," Nature Materials, November 2002.
- [34] Bachtold, A., Hadley, P., Nakanishi, T., and Dekker, C. "Logic circuits with carbon nanotube transistors," *Science*, Vol. 294, pp. 1317-1320, November 2001.
- [35] Martel, R., Derycke, V., Appenzeller, J., Wind, S., and Avouris, Ph. "Carbon Nanotube Field Effect Transistors and Logic Circuits," 39th Design Automation Conference (DAC 2002), pp. 94, 2002.
- [36] Marulanda, J., and Srivastava, A., "Analytical Modeling of the Current Transport in Carbon Nanotube Field Effect Transistors, (CNT-FETs)," Accepted in SPIE Optics & Photonics NanoScience & Engineering (OP217), August 26 – 30, 2007, San Diego, CA.

- [37] Cheston, W. B. *Elementary Theory of Electric and Magnetic Fields*, John Wiley Sons Inc., United States, 1964.
- [38] Hayt Jr., and W. H. *Engineering Electro-Magnetics*, Third edition; McGraw-Hill, NY, 1974.
- [39] Datta, S. Electronic Transport in Mesoscopic Systems, Cambridge University Press, New York, 1999.
- [40] Raychowdhury, A., and Roy, K. "A Circuit Model for Carbon Nanotube Interconnects: Comparative Study with Cu Interconnects for Scaled Technologies," In Proc. ICCAD 2004, pp. 237-240, California, November 2004.
- [41] Pregaldiny, F., Lallement, C., and Mathiot, D. "Extrinsic capacitance model for advance MOSFET design," ERM-PHASE, France, October 2002.
- [42] Shrivastava R., and Fitzpatrick, K. "Simple model for the overlap capacitance of a VLSI MOS device," IEEE Trans. in Electron Devices, Vol. 29, No. 12, pp.1870-1875; 1982.
- [43] Burke, P. J. "Lüttinger liquid theory as a model of gigaherts electrical properties of carbon nanotubes," IEEE Trans. on Nanotechnology, Vol. 1, No. 3, pp. 129-144, September 2002.
- [44] Liu, W. Fundamentals of III-V Devices: HBTs, MESFETs, and HFETs/HEMTs, John Wiley & Songs, Inc., 1999.